

# **CHIMERA**

RELEASE 3

## 5-speed 2-port network impairment emulator

Chimera can emulate network impairment at five Ethernet speeds: 100GE, 50GE, 40GE, 25GE and 10GE. This unique flexibility is provided via two physical transceiver cages, both supporting QSFP28 and QSFP+ transceivers.

The result is a versatile solution that provides consistent, accurate, well-defined and repeatable impairments to traffic between DUTs in the lab. Chimera is ideal for benchmarking, stress/negative, "what-if" and regression testing of network infrastructure and Ethernet equipment capable of supporting 100GE such as switches, routers, NICs and fronthaul/backhaul platforms.

Chimera is easily controlled using ValkyrieCLI scripting, making automation of tests simple from any scripting client (e.g. Tcl, Pyton or Bash).

### **TOP FEATURES**

- Industry's only fully integrated traffic generation & impairment solution (Valkyrie & Chimera)
- Multi-speed impairment 10/25/40/50 & 100GE - in a compact 1U chassis or as a ValkyrieBay test module
- High port density
- Flexible port reservation
- Ease of use
- Free software (incl. ValkyrieManager and ValkyrieCLI scripting)
- Free tech support & training for product



Chimera is available as standalone ChimeraCompact and as a 2-slot test module for the ValkyrieBay

### PRODUCT NUMBERS (P/N)

ChimeraCompact: C-Chi-100G-5S-2P Chi-100G-5S-2P Test module:



| SYSTEM OVERVIEW                                    |                                                                                                                                                                                                                                                                                                                                             |    |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Management interfaces                              | 2 x Ethernet ports (1G / 10G)                                                                                                                                                                                                                                                                                                               |    |
| Interface category                                 | QSFP28 • 100G, 50G, 40G*, 25GE and 10G* Ethernet<br>QSFP+ • 40G, 10G Ethernet<br>* Depending on transceiver capabilities                                                                                                                                                                                                                    |    |
| Total number of test ports (software configurable) | 2x100G, 4x50G, 2x40G, 8x25G, and 8x10G Ethernet                                                                                                                                                                                                                                                                                             |    |
| Interface options                                  | Each cage  1 x 100GBASE-SR4/LR4/CR4, or 2 x 50GBASE-SR2/LR2/CR2, or 1 x 40GBASE-SR4/LR4/CR4, or 4 x 25GBASE-SR/LR/CR, or 4 x 10GBASE-SR/LR/CR  Actual interface options depend on the capabilities of the inserted t Both cages must run with the same base interface configuration (e.* ** As defined by 25/50 Gigabit Ethernet Consortium |    |
| Forward Error Correction (FEC)                     | RS-FEC (Reed Solomon) FEC, IEEE 802.3 Clause 91 (100GE)<br>RS-FEC (Reed Solomon) FEC, IEEE 802.3 Clause 108 (25GE)<br>RS-FEC (Reed Solomon) FEC, 25G Ethernet Consortium (25GE)                                                                                                                                                             |    |
| Number of transceiver module cages                 | 2 x QSFP28/QSFP+                                                                                                                                                                                                                                                                                                                            |    |
| Port statistics                                    | Link state, FCS errors, frame and byte counters                                                                                                                                                                                                                                                                                             |    |
| SyncE                                              | Lock Tx clock to recovered Rx clock from any input port (Single clock domain)                                                                                                                                                                                                                                                               |    |
| Field upgradeable                                  | System is fully field upgradeable to product releases (FPGA images and software)                                                                                                                                                                                                                                                            |    |
| Tx disable                                         | Enable/disable of optical laser                                                                                                                                                                                                                                                                                                             |    |
| Oscillator characteristics                         | <ul> <li>Initial Accuracy is 3 ppm</li> <li>Frequency drift over 1st year: +/- 3 ppm (over 15 years: +/- 15 ppm</li> <li>Temperature Stability: +/- 20 ppm (Total Stability is +/- 35 ppm)</li> </ul>                                                                                                                                       | n) |



RELEASE 3



#### 100/50/40/25GE FRAMED PRBS AND PCS LAYERS Link Flap Programmable single short or repeatable link down events with ms precision Error Injection (PMA Layer) Manual single shot bit-errors or bursts, automatic continuous error injection with ms precision Supported rame sizes Ethernet packets from 56 to 12288 bytes

| FLOWS                    |                                                                                                                                                                                                                                                        |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of flows per port | 8 (incl. default flow)                                                                                                                                                                                                                                 |
| Flow filter definition   | MAC Source and Destination Address VLAN Tag (C-Tag and S-Tag) MPLS Label IPv4 Source and Destination Address IPv4 DSCP/TOS IPv6 Source and Destination Address UDP/TCP port numbers Up to 6 consecutive bytes in the packet Xena Test Payload ID (TID) |
| Flow statistics          | Chimera implements impairment counters per flow, including dropped, corrupted, mis-ordered and duplicated packets.                                                                                                                                     |
| Libraries                | Libraries of own impairments                                                                                                                                                                                                                           |

| IMPAIRMENT PER FLOW |                                                                                                                                                                                                                                                    |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| General             | Impairments can be changed dynamically                                                                                                                                                                                                             |  |
| Packet Manipulation | Packet drop (Random, Burst, Periodic, BER, Gilbert-Elliott) Packet drop up to 100%. Step size: 0.0001%.  Duplication Mis-ordering Corruption (Ethernet Frame FCS, IP header Check Sum error, UDP Check Sum error, TCP Check Sum error)             |  |
| Latency / Jitter    | Constant Accumulate & Burst Jitter (Gaussian, Uniform, Exponential) Max. latency lossless 160ms (100GE wire-speed) Step-size 1 µs, accuracy: +/- 0.5 µs Max. latency reduced bandwidth 1.6 s (10 s) Min. (Intrinsic) delay: 7 µs across all speeds |  |
| Bandwidth Control   | Policing - Step size: 100 kbps<br>Shaping - Step size: 100 kbps                                                                                                                                                                                    |  |

### How Chimera processes incoming traffic:





RELEASE 3

### One module - multiple options

Chimera has 2 transceiver cages. The type of transceiver used determines the speeds and number of ports available. The port number / speed configuration must be the same for both cages and this is defined using ValkyrieManager, Xena's traffic generation and analysis software.



### **SPECIFICATIONS**

#### Dimensions 1U ChimeraCompact

19" (48.26 cm) • W: 1.75" (4.45 cm) 9.8" (25 cm) • H: • D: Weight: 10 lbs (4.5 kg)

### Max. Noise

· ChimeraCompact: 49 dBa

Environmental

Regulatory

"Xena", "Xena Networks" and the "X" logo are trademarks of Xena Networks ApS, Denmark. © Xena Networks — 2020-04-23

FCC (US), CE (Europe)

- Operating Temperature: 10 to 35° C
- Storage Temperature: -40 to 70° C
- · Humidity: 8% to 90% noncondensing

### Power

- AC Voltage: 100-240V
- Frequency: 50-60Hz
- · Max. Power: 90W (ValkyrieCompact) / 120W (ValkyrieBay)
- Max. Current: 0.8A with 120V supply, and 0.4A with 240V supply

